Chapter 23. Electrical Characteristics
23-11
PRELIMINARY—SUBJECT TO CHANGE WITHOUT NOTICE
AC Electrical Specifications
PRELIMINAR
Y
Figure 23-5. SRAM Bus Cycle Terminated by TEA
Figure 23-6 shows reset and mode Select/HIZ configuration timing showing parameters
listed in Table 23-8.
Figure 23-6. Reset and Mode Select/HIZ Configuration Timing
SDCLK
CSn
A[22:0]
OE
R/W
BS[3:0]
D[31:0]
TA
(H)
S0
S2
S4
S5
S1
S3
SW0
SW1
S0
S1
TEA
(H)
B6a
B8
B7a
B9
B6c
B7a
B6b
B7b
B2d
B1c
RSTI
Mode selects
SDCLK
(BUSW[1,0],
WSEL,HIZ)
B3
B1f
B2e
Reset is asynchronous.
Assert for at least 2
consecutive SDCLK
rising edges
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...