Chapter 20. Bus Operation
20-25
Reset Operation
NOTE:
Master reset must be asserted for all power-on resets. This is
done by driving RSTI and DRESETEN low simultaneously.
Failure to assert master reset during power-on sequences
results in unpredictable DRAM controller behavior.
20.12.1 Master Reset
To perform a master reset, an external device asserts RSTI and DRESETEN simultaneously
for a minimum of six CLKIN cycles after VDD is within tolerance. This should always be
done when power is initially applied. A master reset resets the entire device including the
SDRAM controller.
Figure 20-21 is a functional timing diagram of the master reset operation, illustrating
relationships among VDD, RSTI, DRESETEN, RSTO, mode selects, and bus signals.
CLKIN must be stable by the time VDD reaches the minimum operating specification.
RSTI and DRESETEN are internally synchronized on consecutive rising and falling clocks
before being used. They must meet the specified setup and hold times to the falling edge of
CLKIN only if recognition by a specific falling edge is required
.
Figure 20-21. Master Reset Timing
When the assertion of RSTI is recognized internally, the MCF5272 asserts the reset out pin
(RSTO). The RSTO pin is asserted as long as RSTI is asserted and remains asserted for
32,768 CLKIN cycles after RSTI is negated.
During the master reset period, all outputs are driven to their default levels. Once RSTO
negates, all bus signals continue to remain in this state until the ColdFire core begins the
first bus cycle for reset exception processing.
VDD
RSTI
Mode Select
CLKIN
RSTO
T >= 6
CLK CYCLES
T = 32,768
CLK CYCLES
T >= 22
CLK CYCLES
BUS SIGNALS
DRESETEN
Inputs
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...