14-12
MCF5272 User’s Manual
Programming Model
14.5.3 QSPI Wrap Register (QWR)
Table 14-5 gives QWR field descriptions.
14.5.4 QSPI Interrupt Register (QIR)
Figure 14-7 shows the QSPI interrupt register.
15
14
13
12
11
8
7
4
3
0
Field
HALT WREN
WRTO CSIV
ENDQP
–
NEWQP
Reset
0000_0000_0000_0000
R/W
R/W
Address
MBAR + 0x00A8
Figure 14-6. QSPI Wrap Register (QWR)
Table 14-5. QWR Field Descriptions
Bits
Name
Description
15
HALT
Halt transfers. Assertion of this bit causes the QSPI to stop execution of commands once
it has completed execution of the current command.
14
WREN
Wraparound enable. Enables wraparound mode.
0 Execution stops after executing the command pointed to by QWR[ENDQP].
1 After executing command pointed to by QWR[ENDQP], wrap back to entry zero, or the
entry pointed to by QWR[NEWQP] and continue execution.
13
WRTO
Wraparound location. Determines where the QSPI wraps to in wraparound mode.
0 Wrap to RAM entry zero.
1 Wrap to RAM entry pointed to by QWR[NEWQP].
12
CSIV
QSPI_CS inactive level.
0 QSPI chip select outputs return to zero when not driven from the value in the current
command RAM entry during a transfer (that is, inactive state is 0, chip selects are
active high).
1 QSPI chip select outputs return to one when not driven from the value in the current
command RAM entry during a transfer (that is, inactive state is 1, chip selects are
active low).
11–8
ENDQP
End of queue pointer. Points to the RAM entry that contains the last transfer description
in the queue.
7–4
CPTQP
Completed queue entry pointer. Points to the RAM entry that contains the last command
to have been completed. This field is read only.
3–0
NEWQP Start of queue pointer. This 4-bit field points to the first entry in the RAM to be executed
on initiating a transfer.
15
14
13
12
11
10
9
8
7
4
3
2
1
0
Field
WCEFB ABRTB
— ABRTL WCEFE ABRTE
— SPIFE
—
WCEF ABRT
— SPIF
Reset
0000_0000_0000_0000
R/W
R/W
Address
MBAR + 0x00AC
Figure 14-7. QSPI Interrupt Register (QIR)
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...