30
*2:
The number of steps may vary depending on the device and type of CPU module being used.
The number of steps may vary depending on the device being used.
2.3.2
Association instructions
*1:
The number of steps may vary depending on the device and type of CPU module being used.
Device
Number of Steps
Internal device, file register (R0 to R32767)
1
Direct access input (DX)
1
Devices other than above
3
Device
Number of Steps
Internal device, file register (R0 to R32767)
Number of Basic Steps
Serial number access format file register (ZR), Extended data register (D),
Extended link register (W), Multiple CPU shared device (U3En\G10000)
Number of Basic Steps +1
Direct access input (DX)
Number of Basic Steps +1
Devices other than above
Number of Basic Steps +2
Category
Inst
ru
ctio
n Sym
b
o
l
Symbol
Processing Details
Execution
Condition
Num
b
er o
f Bas
ic S
tep
s
Sub
set
See f
o
r Desc
ri
p
tio
n
Connection
ANB
• AND between logical blocks
(Series connection between logical blocks)
1
-
ORB
• OR between logical blocks
(Series connection between logical blocks)
MPS
• Memory storage of operation results
1
-
MRD
• Read of operation results stored with MPS
instruction
MPP
• Read and reset of operation results stored
with MPS instruction
INV
• Inversion of operation result
1
-
MEP
• Conversion of operation result to leading
edge pulse
1
-
MEF
• Conversion of operation result to trailing edge
pulse
EGP
• Conversion of operation result to leading
edge pulse
(Stored at Vn)
1
-
EGF
• Conversion of operation result to trailing edge
pulse
(Stored at Vn)
*1
Component
Number of Basic Steps
High Performance model QCPU
Process CPU
Redundant CPU
Universal model QCPU
LCPU
1
Basic model QCPU
2
A
NB
O
R
B
MPS
MRD
MPP
V
n
V
n