Universal Serial Bus OTG Controller
UG0331 User Guide Revision 15.0
342
10.3.9.14 VP_LEN_REG Bit Definitions
10.3.9.15 HS_EOF1_REG Bit Definitions
10.3.9.16 FS_EOF1_REG Bit Definitions
10.3.9.17 LS_EOF1_REG Bit Definitions
10.3.9.18 SOFT_RESET_REG Bit Definitions
Table 266 •
VP_LEN_REG (0x4004307B)
Bit
Number Name
Reset
Value
Function
[7:0]
VPLEN
0x3C
Sets the duration of the VBus pulsing charge in units of 546.1 μs. The
default setting corresponds to 32.77 ms.
Table 267 •
HS_EOF1_REG (0x4004307C)
Bit
Number Name
Reset
Value
Function
[7:0]
HS_EOF1 0x80
For high speed transactions: Sets the time before EOF to stop beginning new
transactions, in units of 133.3 ns. The default setting corresponds to 17.07 μs.
Table 268 •
FS_EOF1_REG (0x4004307D)
Bit
Number Name
Reset
Value
Function
[7:0]
FS_EOF1 0x77
For full speed transactions: Sets the time before EOF to stop beginning new
transactions, in units of 533.3 ns. The default setting corresponds to 63.46 μs.
Table 269 •
LS_EOF1_REG (0x4004307E)
Bit
Number Name
Reset
Value
Function
[7:0]
LS_EOF1 0x72
For low speed transactions: Sets the time before EOF to stop beginning new
transactions, in units of 1.067 μs. The default setting corresponds to 121.6 μs.
Table 270 •
SOFT_RESET_REG (0x4004307F)
Bit
Number Name
Reset
Value
Function
[7:2]
Reserved
N/A
1
NRSTX
0
The default value of this bit is 0. When a 1 is written to this bit, the output NRSTXO
will be asserted (low) within a minimum delay of 7 cycles of the CLK input. The output
NRSTXO is asynchronously asserted and synchronously deasserted with respect to
XCLK. This register is self clearing and is reset by the input NRST.
0
NRST
0
The default value of this bit is 0. When a 1 is written to this bit, the output NRSTO is
asserted (Low) within a minimum delay of 7 cycles of the CLK input. The output
NRSTO is asynchronously asserted and synchronously deasserted with respect to
CLK. This register is self clearing and will be reset by the input NRST.