
DS3171/DS3172/DS3173/DS3174
3
1 BLOCK DIAGRAMS
shows the external components required at each LIU interface for proper operation.
shows
the functional block diagram of one channel DS3/E3 LIU.
Figure 1-1. LIU External Connections for a DS3/E3 Port of a DS317x Device
1:2ct
1:2ct
Transmit
Receive
TXP
TXN
RXP
RXN
0.01uF
3.3V
Power
Plane
Ground
Plane
VDD
Each DS3/E3 LIU Interface
0.1uF
1uF
330
Ω
(1%)
330
Ω
(1%)
0.01uF
0.1uF
1uF
0.01uF
0.1uF
1uF
VDD
VDD
VSS
VSS
VSS
Figure 1-2. DS317x Functional Block Diagram
RLCLKn
RXPn
RXNn
TPOSn/TDATn
TNEGn
TLCLKn
Microprocessor
Interface
TXPn
TXNn
RDATn
RNEGn/ RLCVn
RST
n = port # (1-4)
D
[15:0]
A[10:1]
ALE
CS
RD
/
DS
WR
/ R/
W
MOD
E
IN
T
GPIO[8:1]
WIDTH
RDY
A[0]/BSWAP
DS3/E3
Transmit
LIU
IEEE P1149.1
JTAG Test
Access Port
JTDO
JTCLK JTMS
JTDI
JTRST
HDLC
FEAC
LLB
DL
B
DS3 / E3
Transmit
Formatter
DS3 / E3
Receive
Framer
Trail
Trace
Buffer
ROHn
ROHCLKn ROHSOFn
TCLKIn
RSERn
RCLKOn/RGCLKn
RSOFOn/RDENn
DS3/E3
Receive
LIU
TAIS
TUA1
Clock Rate
Adapter
CLKA
CLKB
CLKC
PLB
AL
B
UA1
GEN
TSERn
B3ZS/
HDB3
Encoder
B3ZS/
HDB3
Decoder
TSOFIn
TX BERT
RX BERT
TS
OFOn/TD
E
N
n
TOHn TO
HCL
Kn
TOHSOFn
TO
HENn
TC
LK
On/TGC
LK
n
DS317x