![Marvell PXA300 Developer'S Manual Download Page 269](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615269.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 269
Not approved by Document Control. For review only.
9.3.7
Application Subsystem Wake-Up from D2 to D1 State
Enable Register (AD2D1ER)
, selects whether the corresponding wake-up sources cause an application
subsystem wake up from D2 to D1 state.
Unlike the other Power Transition Enable registers, the D2-to-D1 transition can happen only as a result of
real-time clock alarm.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
9.3.8
Application Subsystem Wake-Up from D2 to D1 Status
Register (AD2D1SR)
, indicates which sources caused an application-subsystem wake up from D2 to
D1 state. These bits are cleared by writing 0b1 to them. Writing 0b0 to any status bit has no effect.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 9-9. AD2D1ER Bit Definitions
Physical Address
40F4_0018
AD2D1ER
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WE
R
T
C
reserved
Reset
0
0
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
Bits
Access
Name
Description
31
R/W
WERTC
Wake-up options for RTC from D2 to D1 state
0 = Disable wake-up due to RTC alarm.
1 = Enable wake-up due to RTC alarm.
30:0
—
—
reserved