
184
IC107 : CS42528-CQ
AD0/CS
10
Address Bit 0 (I
2
C)/Control Port Chip Select (SPI)
(Input
)
-
AD0 is a chip address pin in I
2
C mode; CS
is the chip select signal in SPI mode.
INT
11
Interrupt
(Output
) - The CS42528 will generate an interrupt condition as per the Interrupt Mask register.
See “Interrupts” on page 40 for more details.
RST
12
Reset
(
Input
) - The device enters a low power mode and all internal registers are reset to their default
settings when low.
AINR-
AINR+
13
14
Differential Right Channel Analog Input
(
Input
) - Signals are presented differentially to the delta-sigma
modulators via the AINR+/- pins.
AINL+
AINL-
15
16
Differential Left Channel Analog Input
(
Input
) - Signals are presented differentially to the delta-sigma
modulators via the AINL+/- pins.
VQ
17
Quiescent Voltage
(
Output
)
-
Filter connection for internal quiescent reference voltage.
FILT+
18
Positive Voltage Reference
(
Output
) - Positive reference voltage for the internal sampling circuits.
REFGND
19
Reference Ground
(
Input
) - Ground reference for the internal sampling circuits.
,-
,-
,-
,-
,-
,-
,-
,-
36,37
35,34
32,33
31,30
28,29
27,26
22,23
21,20
Differential Analog Output
(
Output
) - The full-scale differential analog output level is specified in the
Analog Characteristics specification table.
VA
VARX
24
41
Analog Power
(
Input
) - Positive power supply for the analog section.
AGND
25
40
Analog Ground
(
Input
) - Ground reference. Should be connected to analog ground.
MUTEC
38
Mute Control
(
Output
) - The Mute Control pin outputs high impedance following an initial power-on con-
dition or whenever the PDN bit is set to a ‘1’, forcing the codec into power-down mode. The signal will
remain in a high impedance state as long as the part is in power-down mode. The Mute Control pin goes
to the selected “active” state during reset, muting, or if the master clock to left/right clock frequency ratio
is incorrect. This pin is intended to be used as a control for external mute circuits to prevent the clicks
and pops that can occur in any single supply system. The use of external mute circuits are not manda-
tory but may be desired for designs requiring the absolute minimum in extraneous clicks and pops.
LPFLT
39
PLL Loop Filter
(
Output
) - An RC network should be connected between this pin and ground.
RXP7/GPO7
RXP6/GPO6
RXP5/GPO5
RXP4/GPO4
RXP3/GPO3
RXP2/GPO2
RXP1/GPO1
42
43
44
45
46
47
48
S/PDIF Receiver Input/ General Purpose Output
(
Input/Output
) - Receiver inputs for S/PDIF encoded
data. The CS42528 has an internal 8:2 multiplexer to select the active receiver port, according to the
Receiver Mode Control 2 register. These pins can also be configured as general purpose output pins,
ADC Overflow indicators or Mute Control outputs according to the RXP/General Purpose Pin Control
registers.
RXP0
49
S/PDIF Receiver Input
(
Input
) - Dedicated receiver input for S/PDIF encoded data.
TXP
50
S/PDIF Transmitter Output
(
Output
) - S/PDIF encoded data output, mapped directly from one of the
receiver inputs as indicated by the Receiver Mode Control 2 register.
VLS
53
Serial Port Interface Power
(
Input
) - Determines the required signal level for the serial port interfaces.
SAI_SDOUT
54
Serial Audio Interface Serial Data Output
(
Output
) - Output for two’s complement serial audio PCM
data from the S/PDIF incoming stream. This pin can also be configured to transmit the output of the inter-
nal and external ADCs.
RMCK
55
Recovered Master Clock
(
Output
) - Recovered master clock output from the External Clock Reference
(OMCK, pin 59) or the PLL which is locked to the incoming S/PDIF stream or CX_LRCK.
CX_SDOUT
56
CODEC Serial Data Output
(
Output
) - Output for two’s complement serial audio data from the internal
and external ADCs.
ADCIN1
ADCIN2
58
57
External ADC Serial Input
(
Input
) - The CS42528 provides for up to two external stereo analog to digital
converter inputs to provide a maximum of six channels on one serial data output line when the CS42528
is placed in One Line mode.
OMCK
59
External Reference Clock
(
Input
) - External clock reference that must be within the ranges specified in
the register “OMCK Frequency (OMCK Freqx)” on page 54.
SAI_LRCK
60
Serial Audio Interface Left/Right Clock
(
Input
/
Output
) - Determines which channel, Left or Right, is
currently active on the serial audio data line.
SAI_SCLK
61
Serial Audio Interface Serial Clock
(Input/Output)
- Serial clock for the Serial Audio Interface.
Summary of Contents for SR6004
Page 40: ...38 12 13 Agree Submit 12 Scroll down the page 13 Click the Agree and click the submit...
Page 44: ...42 6 Next 7 mot Next 6 Click the next 7 Check the mot file type and click the Next...
Page 45: ...43 8 Next 9 Install 8 Click the Next 9 Click the Install...
Page 46: ...44 10 11 Finish 10 The Setup Status bar appears 11 Click the Finish...
Page 80: ...11 BLOCK DIAGRAMS s 79 80...
Page 81: ...s 81 82...
Page 100: ...MAIN A PWB Sn Ag Cu GCF HTGG 5QNFGT 9JGP UQNFGTKPI WUG VJG GCF HTGG 5QNFGT 5P I W 119 120...
Page 101: ...MAIN B PWB Sn Ag Cu GCF HTGG 5QNFGT 9JGP UQNFGTKPI WUG VJG GCF HTGG 5QNFGT 5P I W 121 122...
Page 104: ...HDMI A PWB Sn Ag Cu GCF HTGG 5QNFGT 9JGP UQNFGTKPI WUG VJG GCF HTGG 5QNFGT 5P I W 127 128...
Page 105: ...HDMI B PWB Sn Ag Cu GCF HTGG 5QNFGT 9JGP UQNFGTKPI WUG VJG GCF HTGG 5QNFGT 5P I W 129 130...
Page 110: ...USB A PWB Sn Ag Cu GCF HTGG 5QNFGT 9JGP UQNFGTKPI WUG VJG GCF HTGG 5QNFGT 5P I W 139 140...
Page 111: ...USB B PWB Sn Ag Cu GCF HTGG 5QNFGT 9JGP UQNFGTKPI WUG VJG GCF HTGG 5QNFGT 5P I W 141 142...
Page 119: ...151 IC61 R5F212AASNFP R8C 2A SR6004 HDMI...
Page 124: ...156 IC11 SII9185ACTU HDMI...
Page 127: ...159 IC12 NJM2535 IC12 NJM2535...
Page 128: ...160 IC13 LC74782...
Page 130: ...162 IC14 IC15 NJM2244 BLOCK DIAGRAM Pin Connection NJM2244D NJM2244M...
Page 141: ...173 IC41 IP00C773 IPSD2...
Page 142: ...174 IC41 IP00C773 IPSD2...
Page 144: ...176 IC50 BU9450KVI...