Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
Parallel Host Interface (PHIF) (DSP1611/18/27/28/29 Only)
Lucent Technologies Inc.
DRAFT COPY
9-9
(continued)
9.2.1 phifc Register Settings (continued)
PMODE
PMODE selects 8-bit or 16-bit mode. In 16-bit mode, the DSP generates the PIBF and POBE interrupts after both
bytes have been transferred where the order of the bytes is determined by the PBSELF field and the PBSEL pin.
In 8-bit mode, the DSP generates the interrupts after each byte.
PSTROBE
PSTROBE selects either
Intel mode or Motorola mode. In Intel mode, the data is strobed by two pins named PIDS
(parallel input data strobe) and PODS (parallel output data strobe). In
Motorola mode, the same two pins function
differently and are named PRWN (parallel read/write not) and PDS (parallel data strobe). PRWN selects either a
read or a write, and PDS strobes both reads and writes.
PSTRB
This field defines PDS (
Motorola mode) as active-high or active-low.
PBSELF
PBSELF determines whether a one on the PBSEL byte-select pin corresponds to a high byte or to a low byte.
PFLAG
PFLAG inverts the definition of the PIBF and POBE pins.
PFLAGSEL
PFLAGSEL, if set to a one, causes both the PIBF and the POBE flags to appear on the PIBF pin by ORing PIBF
and POBE together. The POBE pin is unchanged. This allows the single pin (PIBF) to be used to indicate the tim-
ing.
Table 9-3. phifc Register PHIF Function (8-bit and 16-bit Modes)
PMODE Field
PSTAT Pin
PBSEL Pin
PBSELF Field = 0
†
† These columns indicates the conditions under which the POBE or PIBF flag is set following a read or write of the pdx0 register.
PBSELF Field = 1
POBF/PIBF Flag
0 (8-bit)
0
0
pdx0 low byte
Reserved
set
1
Reserved
pdx0 low byte
set
1
0
PSTAT register
Reserved
‡
‡ If a reserved condition exists (e.g., PSTAT = PBSEL = 0 and PBSELF = 1) and a read or write operation occurs, no flag is set.
—
1
Reserved
PSTAT register
—
1 (16-bit)
0
0
pdx0 low byte
pdx0 high byte
set
1
pdx0 high byte
pdx0 low byte
set
1
0
PSTAT register
Reserved
—
1
Reserved
PSTAT register
—
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...