Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
Parallel I/O (DSP1617 Only)
Lucent Technologies Inc.
DRAFT COPY
8-11
8.1 PIO Operation
(continued)
8.1.4 Peripheral Mode (Host Interface) (continued)
Peripheral Mode Input
The external device drives PIDS, PSEL2, and the PB.
As with all passive accesses, an external device must start off by driving PSEL2 low enabling the PIO. If the flags
are being monitored, this can be in response to PIBF or PSEL0 going low. The external device then drives PIDS
low. It must then place the data on the PB and leave it there until after PIDS is driven high. After the next full phase
that CKO is high, PIBF and PSEL0 will be set indicating the input buffer is now full. As with any other passive mode
access, the access is timed by the external device.
5-4129
Figure 8-8. Peripheral Mode Input Timing
PIBF
FROM DSP
PB FROM
EXTERNAL DEVICE
PSEL0
(PIBF/POBE)
FROM DSP
PIDS FROM
EXTERNAL DEVICE
PSEL2
(CHIP SELECT) FROM
EXTERNAL DEVICE
OR
CKO
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...