4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
59
Page 73
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
69
11: 8
Link Freq
4
0x0
R / W
HT bus operating frequency
The value written to this register will be the next warm reset or HT
Effective after Disconnect
0000: 200M
0010: 400M
0101: 800M
7: 0
Revision ID
8
0x23
R / W version number: 1.03
Offset:
0x4C
Reset value:
0x00000002
name:
Feature Capability
Table 10-12 Definition of Featu e Capab l ty register
Bit field
Bit field name
Bit width reset value Visit description
31: 9
Reserved
25
0x0
Keep
8
Extended Register 1
0x0
R
No
7: 4
Reserved
3
0x0
Keep
3
Extended CTL Time 1
0x0
R
No need
2
CRC Test Mode
1
0x0
R
not support
1
LDTSTOP #
1
0x1
R
Support LDTSTOP #
0
Isochronous Mode 1
0x0
R
not support
10.5.3
Custom register
Offset:
0x50
Reset value:
0x00904321
name:
MISC
Table 10- 13 MISC register definition
Bit field
Bit field name
Bit width reset value Visit description
31
Reserved
1
0x0
Keep
30
Ldt Stop Gen
1
0x0
R / W makes the bus enter
LDT DISCONNECT mode
The correct method is: 0-> 1
29
Ldt Req Gen
1
0x0
R / W from
Wake up HT bus in LDT DISCONNECT, set
LDT_REQ_n
The correct way is to set 0 first and then set 0: 0-> 1
In addition, direct read and write requests to the bus can also be automatically
Wake up bus
Page 74
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
28:24
Interrupt Index
5
0x0
R / W
To which redirects other than standard interrupts are redirected to
In the interrupt vector (including SMI, NMI, INIT, INTA,
INTB, INTC, INTD)
A total of 256 interrupt vectors, this register indicates the interrupt direction