
Komodo CXP Reference Guide
25
M3
ddr3_2_ba[2]
AA15
1.35-V SSTL
K9
ddr3_2_cke
W19
1.35-V SSTL
Clock enable
J7
ddr3_2_clk_p
AE14
Differential 1.35-V SSTL
Differential clock input
K7
ddr3_2_clk_n
AE13
Differential 1.35-V SSTL
L2
ddr3_2_csn
AH15
1.35-V SSTL
Chip select
L3
ddr3_2_wen
AD14
1.35-V SSTL
Write enable
J3
ddr3_2_rasn
AB15
1.35-V SSTL
Row address select
K3
ddr3_2_casn
AA12
1.35-V SSTL
Column address select
T2
ddr3_2_resetn
AM13
1.35-V SSTL
reset
K1
ddr3_2_odt
AH12
1.35-V SSTL
On-die termination input
DDR3 x16 (U14)
E7
ddr3_2_dm[7]
AC17
1.35-V SSTL
Write mask byte lane 0
D3
ddr3_2_dm[4]
AJ15
1.35-V SSTL
Write mask byte lane 1
C3
ddr3_2_dq[32]
AK16
1.35-V SSTL
Data bus
D7
ddr3_2_dq[33]
AP16
1.35-V SSTL
A2
ddr3_2_dq[34]
AH17
1.35-V SSTL
C8
ddr3_2_dq[35]
AN16
1.35-V SSTL
B8
ddr3_2_dq[36]
AP15
1.35-V SSTL
A3
ddr3_2_dq[37]
AK15
1.35-V SSTL
C2
ddr3_2_dq[38]
AJ17
1.35-V SSTL
A7
ddr3_2_dq[39]
AN15
1.35-V SSTL
H3
ddr3_2_dq[56]
AD16
1.35-V SSTL
F2
ddr3_2_dq[57]
W15
1.35-V SSTL
G2
ddr3_2_dq[58]
W16
1.35-V SSTL
F7
ddr3_2_dq[59]
AG16
1.35-V SSTL
H8
ddr3_2_dq[60]
W17
1.35-V SSTL
F8
ddr3_2_dq[61]
Y16
1.35-V SSTL
H7
ddr3_2_dq[62]
AG15
1.35-V SSTL
E3
ddr3_2_dq[63]
AD17
1.35-V SSTL
F3
ddr3_2_dqs_p[7]
AF16
Differential 1.35-V SSTL
Data strobe P byte lane 0
G3
ddr3_2_dqs_n[7]
AF17
Differential 1.35-V SSTL
Data strobe N byte lane 0
C7
ddr3_2_dqs_p[4]
AM16
Differential 1.35-V SSTL
Data strobe P byte lane 1
B7
ddr3_2_dqs_n[4]
AL16
Differential 1.35-V SSTL
Data strobe N byte lane 1
DDR3 x16 (U18)
E7
ddr3_2_dm[2]
AL19
1.35-V SSTL
Write mask byte lane 0
D3
ddr3_2_dm[5]
AN22
1.35-V SSTL
Write mask byte lane 1
E3
ddr3_2_dq[16]
AL17
1.35-V SSTL
Data bus
H3
ddr3_2_dq[17]
AM17
1.35-V SSTL
H8
ddr3_2_dq[18]
AK19
1.35-V SSTL
F7
ddr3_2_dq[19]
AP18
1.35-V SSTL
F8
ddr3_2_dq[20]
AG19
1.35-V SSTL
F2
ddr3_2_dq[21]
AH18
1.35-V SSTL
H7
ddr3_2_dq[22]
AM18
1.35-V SSTL
G2
ddr3_2_dq[23]
AJ18
1.35-V SSTL
C2
ddr3_2_dq[40]
AK22
1.35-V SSTL
A7
ddr3_2_dq[41]
AL22
1.35-V SSTL
Board Components