IS31AP2121
Integrated Silicon Solution, Inc. – www.issi.com
24
Rev. C, 10/20/2015
Table 4 Register Function
Address
Name
Table
Default
00h
State Control 1 Register
5
000x 0100
01h
State Control 2 Register
6
x000 0100
02h
State Control 3 Register
7
0xxx 1111
03h
Master Volume Control Register
8
0001 1000
04h~06h
Channel 1~3 Volume Register
9
0001 0100
07h,08h
Bass/Treble Tone Register
10
xxx1 0000
09h Bass
Management
Crossover Frequency Register 11
xxxx
0010
0Ah
State Control 4 Register
12
1001 0000
0Bh~0Ch Channel
1~2
Configuration Register
13
xxx1 0010
0Dh Channel
3
Configuration Register
14
xxx1 0000
0Eh
DRC Limiter Attack/Release Rate Register
15
0110 1010
0Fh~10h Reserved
-
-
11h
State Control 5 Register
16
xx11 0010
12h VCC
Under-voltage Selection Register
17
1xxx 0001
13h
Noise Gate Gain Register
18
x000 xx00
14h
Coefficient RAM Base Address Register
19
x000 0000
15h~23h User-Defined
Coefficients Register
20~24
-
24h Coefficients
Control
Register 25
xxxx
0000
25h~29h Reserved
-
-
2Ah
Power Saving Mode Switching Level Register
26
xxx0 1101
2Bh
Volume Fine Tune Register
27
0011 1111
Note: The reserved registers are not allowed to write any bits in them, or the IC will be abnormal.
Table 5 00h State Control 1 Register
Bit
D7:D5
D4
D3
Name IF
- PWML_X
Default 000
x
0
Bit
D2
D1
D0
Name PWMR_X
LV_UVSEL LREXC
Default 1
0
0
IS31AP2121 supports multiple serial data input
formats including I2S, Left-alignment and Right-
alignment. These formats are selected by users via
D7~D5 of address 00h. The left/right channels can
be exchanged to each other by programming to
address 00h/D0, LREXC.
IF
Input Format
000
I2S 16-24 bits
001
Left-alignment 16-24 bits
010
Right-alignment 16 bits
011
Right-alignment 18 bits
100
Right-alignment 20 bits
101
Right-alignment 24 bits
Others
Not available
PWML_X
OUTLA/B
exchange
0 No
exchanged
1 L/R
exchanged
PWMR_X
OUTRA/B
exchange
0 L/R
exchanged
1 No
exchanged