2:460
Volume 2, Part 1: Processor Abstraction Layer
PAL_SHUTDOWN
PAL_SHUTDOWN – Shutdown the Processor (45)
Purpose:
Put the logical processor into a low power state which can be exited only by a reset
event.
Calling Conv:
Static Registers Only
Mode:
Physical
Buffer:
Dependent
Arguments:
Returns:
Status:
Description:
This call places the logical processor in a low power state which can be exited only by
asserting a reset. This procedure can optionally let the platform know that it is about to
shutdown by performing a store operation as specified in the
notify_platform
input
argument.
If the
notify_platform
input argument is zero, no store operation will be performed. If the
notify_platform
input argument is non-zero, the layout for this argument is shown in
.
If the address value is not naturally aligned to the size selected, this procedure will
return an error.
The logical processor will wait until this transaction has been received by the platform
before entering the shutdown state.
On receipt of a reset event, the logical processor will reset itself and start execution at
the PAL reset address. All other events will are ignored by the logical processor when in
shutdown state.
Argument
Description
index
Index of PAL_SHUTDOWN within the list of PAL procedures.
notify_platform
8-byte aligned physical address pointer providing details on how to optionally notify the
platform that the processor is entering a shutdown state.
Reserved
0
Reserved
0
Return Value
Description
status
Return status of the PAL_SHUTDOWN procedure.
Reserved
0
Reserved
0
Reserved
0
Status Value
Description
-1
Unimplemented procedure
-2
Invalid argument
-3
Call completed with error
-9
Call requires PAL memory buffer
Table 11-117.
notify_platform
Layout
Offset
Description
0x0
Size of the store operation to perform (1, 2, 4 or 8 are the only valid values for this field).
0x8
Aligned physical address of the store operation. The most significant bit (63) of the physical
address should be set according to the cacheability attribute wanted for the store transaction.
0x10
Data value for the store operation.
All others
Reserved.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...