2:366
Volume 2, Part 1: Processor Abstraction Layer
PAL_BRAND_INFO
PAL_BRAND_INFO – Provides Processor Branding Information
(274)
Purpose:
Provides processor branding information.
Calling Conv:
Stacked Registers
Mode:
Physical and Virtual
Buffer:
Not dependent
Arguments:
Returns:
Status:
Description:
PAL_BRAND_INFO procedure calls are used to ascertain the processor branding
information.
The
info_request
input argument for PAL_BRAND_INFO describes which processor
branding information is being requested. The
info_request
values are split into two
categories: architected and implementation-specific. The architected
info_request
have
values from 0-15. The implementation-specific
info_request
have values 16 and above.
The architected
info_request
are described in this document. The
implementation-specific
info_request
are described in processor-specific documentation.
This call returns the processor brand information as requested with the
info_request
argument.
describes the values.
This procedure will return an invalid argument if an unsupported
info_request
argument
is passed as an input or a -6 if the requested information was not available on the
current processor.
Argument
Description
index
Index of PAL_BRAND_INFO within the list of PAL procedures.
info_request
Unsigned 64-bit integer specifying the information that is being requested. (See
address
Unsigned 64-bit integer specifying the address of the 128-byte block to which the processor
brand string shall be written.
Reserved
0
Return Value
Description
status
Return status of the PAL_BRAND_INFO procedure.
brand_info
Brand information returned. The format of this value is dependent on the input values
passed.
Reserved
0
Reserved
0
Status Value
Description
0
Call completed without error
-1
Unimplemented procedure
-2
Invalid argument
-3
Call completed with error
-6
Input argument is not implemented
-9
Call requires PAL memory buffer
Table 11-62. Processor Brand Information Requested
Value
Description
0
The ASCII brand identification string will be copied to the address specified in the
address input argument. The processor brand identification string is defined to be a
maximum of 128 characters long; 127 bytes will contain characters and the 128th byte
is defined to be NULL (0). A processor may return less than the 127 ASCII characters
as long as the string is null terminated. The string length will be placed in the
brand_info
return argument.
All Other Values
Reserved
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...