Volume 2, Part 1: Itanium
®
Architecture-based Operating System Interaction Model with IA-32 Applications
2:247
defines all IA-32 control register state and the behavior of each bit in the
Itanium System Environment.
Table 10-4.
IA-32 Control Register Field Definition
Field
Intel
®
Itanium
®
State
Bits
Description
CR0
CFLG{31:0}
CR0: IA-32 Mov to CR0 result in a instruction
interception fault. Mov from CR0 returns the value
contained in CFLG{31:0}. Modification of
CFLG{31:0} by Intel Itanium instructions only alters
the CR0 state, no side effects (such as TLB flushes)
occur.
CR0.PE
CFLG.pe
0
Protected Mode Enable: This bit determines
whether the processor operates in IA-32 Protected
Mode or Real Mode. This bit affects only IA-32
instruction set execution, Intel Itanium operations
are not affected by this bit. Modification of this bit by
Itanium architecture-based code does have NOT
any side effects such as flushing the TLBs. This bit
is supported in both the IA-32 and Intel Itanium
System Environments. See
Intel
®
64 and IA-32
Architectures Software Developer’s Manual
for
details on this bit and the Protected Mode
environment.
CR0.MP
CFLG.mp
1
Monitor co-Processor: When CFLG.ts is 1 and
CFLG.mp is 1, execution of IA-32 FWAIT/WAIT
instructions results in an Device Not Available fault.
This bit is ignored by Intel Itanium floating-point
instructions. This bit is supported in both IA-32 and
Intel Itanium System Environments. See the
Intel
®
64 and IA-32 Architectures Software
Developer’s Manual
for details on this bit.
CR0.EM
CFLG.em
2
Emulation: When CFLG.em is set, execution of
IA-32 ESC and floating-point instructions generates
an IA_32_Exception(DNA) fault. When CFLG.em is
1, execution of IA-32 MMX technology or SSE
instructions results in an IA_32_Intercept
(Instruction) fault. This bit does not affect Intel
Itanium floating-point instructions. This bit is
supported in both the IA-32 and Intel Itanium
System Environments. See
Intel
®
64 and IA-32
Architectures Software Developer’s Manual
for
details on this bit.
CR0.TS
CFLG.ts
3
Task Switched: When CFLG.ts is 1, execution of an
IA-32 ESC, floating-point instruction, MMX
technology or SSE instruction results in a
IA_32_Exception(DNA) fault. When CFLG.ts is 1
and CFLG.mp is 1, execution of IA-32 FWAIT/WAIT
instructions results in an IA_32_Exception(DNA)
fault. This bit is ignored by Intel Itanium instructions.
This bit is supported in both the IA-32 and Intel
Itanium System Environments. See
Intel
®
64 and
IA-32 Architectures Software Developer’s
Manual
for details on this bit.
CR0.ET
CFLG.et
4
Extension Type: ET is ignored since i387
co-processor instructions are supported. This bit is
reserved on all Pentium
processors. Reads always
return 1. This bit is supported in both the IA-32 and
Intel Itanium System Environments.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...