![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 418](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404418.webp)
2:170
Volume 2, Part 1: Interruption Vector Descriptions
provides the definition for the ISR.code field on all Itanium traps. Hardware
will always deliver the highest priority enabled trap. Software must look at the ISR.code
bit vector to determine if any lower priority trap occurred at the same time as the trap
being processed.
Data Page Not Present fault
ed
ri
so ni
0
rs
sp
na
r
w
0
Instruction Page Not Present fault
0
ri
0
ni
0
0
0
0
0 0
1
IR Data Page Not Present fault
0
ri
0
ni
1
1
0
0
1 0
0
Single Step trap
0
ei
0
ni
ir
0
0
0
0 0
0
Speculative Operation fault
0
ri
0
ni
0
0
0
0
0 0
0
Taken Branch trap
0
ei
0
ni
ir
0
0
0
0 0
0
Unaligned Data Reference fault
ed
ri
0
ni
0
0
sp
0
r
w
0
Unsupported Data Reference vector
Unsupported Data Reference fault
ed
ri
0
ni
0
0
0
0
r
w
0
IR VHPT Data fault
0
ri
0
ni
1
1
0
0
1 0
0
VHPT Data fault
ed
k
ri
so ni
l
0
rs
sp
na
r
w
0
VHPT Instruction fault
0
ri
0
ni
0
0
0
0
0 0
1
Virtual External Interrupt vector
Virtual External Interrupt
0
ri
0
ni
ir
m
0
0
0
0 0
0
Virtualization fault
0
ri
0
ni
0
0
0
0
0 0
0
a. ISR.ei is equal to IPSR.ri for all faults and external interrupts (1 for faults and interrupts on the L+X instruction
of an MLX). For traps, ISR.ei points at the excepting instruction (2 for traps on the L+X instruction of an MLX).
b. If ISR.ni is 1, the interruption occurred either when PSR.ic was 0 or was in-flight.
c. ISR.ir captures the value of RSE.CFLE at the time of an interruption.
d. ISR.rs is 1 for interruptions caused by mandatory RSE fills/spills and 0 for all others.
e. ISR.sp is 1 for interruptions caused by speculative loads and zero for all others.
f. ISR.na is 1 for interruptions caused by non-access instructions and zero for all others.
g. ISR is not written.
h. A faulting
probe.w.fault
or
probe.rw.fault
can cause a Dirty Bit fault on a non-access instruction.
i. ISR.ir is 1 if an external interrupt was taken when mandatory RSE fills caused by a
br.ret
or
rfi
were
re-loading the current register stack frame.
j. A faulting
lfetch.fault
or
probe.fault
to an unimplemented address will set ISR.na to 1.
k. ISR.ed is 0 if the interruption was caused by a mandatory RSE fill or spill.
l. If PSR.ic was 0 when the interruption was taken, these faults do not occur, but a Data Nested TLB fault is
taken.
m. ISR.ir is 1 if an external interrupt was taken when mandatory RSE fills caused by a
br.ret
or
rfi
were
re-loading the current register stack frame.
Table 8-3.
ISR.code Fields on Intel
®
Itanium
®
Traps
Field
Bit
Description
fp
0
Floating-Point Exception trap
lp
1
Lower-Privilege Transfer trap
Table 8-2.
ISR Values on Interruption (Continued)
Vector / Interruption
ed
ei
a
so ni
b
ir
c
rs
d
sp
e
na
f
r w x
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...