Volume 2, Part 1: Interruptions
2:125
5.8.3.5
External Interrupt Request Registers (IRR0-3
–
CR68,69,70,71)
Four 64-bit read-only External Interrupt Request Registers (IRR0-3, see
provide the capability for software to determine the set of pending asynchronous
external interrupts. IRR0 contains vectors <63:0> where vector 0 is in bit position 0,
IRR1 contains vectors <127:64>, IRR2 contains vectors <191:128>, and IRR3
contains vectors <255:192>. A bit in the IRR, corresponding to the pending interrupt
vector number, is set when the processor receives an external interrupt. The IRR bit is
cleared when software reads the IVR and the vector number corresponding to the IRR
bit value is returned in the IVR. The IRR bit is also cleared when a level-sensitive
external interrupt signal is deasserted, effectively removing the pending interrupt.
Since IRR0-3 are read-only registers, writes to these registers result in Illegal
Operation faults.
5.8.3.6
Interval Timer Vector (ITV
–
CR72)
ITV specifies the external interrupt vector number for Interval Timer Interrupts. To
ensure that subsequent interval timer interrupts reflect the new state of the ITV by a
given point in program execution, software must perform a data serialization operation
after an ITV write and prior to that point. See
for the
definitions of the ITV fields.
Figure 5-10. External Interrupt Request Register (IRR0-3
–
CR68, 69, 70, 71)
63
16 15
3
2
1
0
IRR0
vectors < 63:16>
00000000
0
IRR1
vectors <127:64>
IRR2
vectors <191:128>
IRR3
vectors <255:192>
64
Figure 5-11. Interval Timer Vector (ITV
–
CR72)
63
17 16 15
13 12 11
8
7
0
ignored
m
rv
ig
rv
vector
47
1
3
1
4
8
Table 5-12.
Interval Timer Vector Fields
Field
Bits
Description
vector
7:0
External interrupt vector number to use when generating an Interval Timer interrupt.
Vector values can be 0, 2 or 16-255. All other vectors are ignored and reserved for future
use.
m
16
Mask: When 1, occurrences of Interval Timer interrupts are discarded and not pended.
When 0, occurrences of Interval Timer interrupts are pended.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...