Volume 4: IA-32 Intel
®
MMX™ Technology Instruction Reference
4:413
PADDSB/PADDSW—Packed Add with Saturation
Description
Adds the individual signed data elements (bytes or words) of the source operand
(second operand) to the individual signed data elements of the destination operand
(first operand). (See
.) If the result of an individual addition exceeds the
range for the specified data type, the result is saturated. The destination operand must
be an MMX technology register; the source operand can be either an MMX technology
register or a quadword memory location.
The PADDSB instruction adds the signed bytes of the source operand to the signed
bytes of the destination operand and stores the results to the destination operand.
When an individual result is beyond the range of a signed byte (that is, greater than
7FH or less than 80H), the saturated byte value of 7FH or 80H, respectively, is written
to the destination operand.
The PADDSW instruction adds the signed words of the source operand to the signed
words of the destination operand and stores the results to the destination operand.
When an individual result is beyond the range of a signed word (that is, greater than
7FFFH or less than 8000H), the saturated word value of 7FFFH or 8000H, respectively,
is written to the destination operand.
Operation
IF instruction is PADDSB
THEN
DEST(7..0)
SaturateToSignedByte(DEST(7..0) + SRC (7..0)) ;
DEST(15..8)
SaturateToSignedByte(DEST(15..8) + SRC(15..8) );
DEST(23..16)
SaturateToSignedByte(DEST(23..16)+ SRC(23..16) );
DEST(31..24)
SaturateToSignedByte(DEST(31..24) + SRC(31..24) );
DEST(39..32)
SaturateToSignedByte(DEST(39..32) + SRC(39..32) );
DEST(47..40)
SaturateToSignedByte(DEST(47..40)+ SRC(47..40) );
DEST(55..48)
SaturateToSignedByte(DEST(55..48) + SRC(55..48) );
DEST(63..56)
SaturateToSignedByte(DEST(63..56) + SRC(63..56) );
Opcode
Instruction
Description
0F EC /r
PADDSB
mm, mm/m64
Add signed packed bytes from
mm/m64
to signed packed
bytes in
mm
and saturate.
0F ED /r
PADDSW
mm, mm/m64
Add signed packed words from
mm/m64
to signed packed
words in
mm
and saturate.
Figure 3-6.
Operation of the PADDSW Instruction
3006016
PADDSW mm, mm/m64
mm
mm/m64
mm
1000000000000000
0111111100111000
+
+
+
+
1111111111111111
0001011100000111
1000000000000000
0111111111111111
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...