82541PI(ER) and 82562GZ(GX) Dual Footprint LOM Design Guide
14
Application Note (AP-468)
3.4.4
Serial EEPROM for 82562GZ(GX) Implementations
Serial EEPROM for LAN implementations based on 82562GZ(GX) devices connect to the ICH5,
ICH6, or ICH7). Depending on the size of the EEPROM, the 82562GZ(GX) can support legacy
manageability or not.
and
list the EEPROM map for the 82562GZ(GX) PLC
device;
lists the recommended EEPROM manufacturers. For details on the EEPROM, see
the
I/O Control Hub 5, 6, and 7 EEPROM Map and Programming Information
.
Note:
See your Intel representative for later information on later versions of the I/O Control Hub.
Note:
No manageability provided.
Note:
Legacy manageability only.
Table 6. 82562GZ(GX) Memory Layout (128B EEPROM)
00h
3Fh
HW/SW Reserved Area
Table 7. 82562GZ(GX) Memory Layout (512B EEPROM)
00h
3Fh
HW/SW Reserved Area
40h
FFh
ASF and Legacy
Manageability
Table 8. Recommended EEPROM Manufacturers
Vendor
Part Number
Package
Interface
Size (Kb)
Catalyst
1
CAT93C46S-TE13
SOIC8
uWire
1
Atmel
AT93C46-10SI-2.7
SOIC8
uWire
1
Catalyst
CAT93C66S-TE13
SOIC8
uWire
4
Atmel
AT93C66-10SI-2.7
SOIC8
uWire
4
1.
Revision H is not supported. Product die revision letter is marked on top of the package as a suffix to the production data
code (e.g., AYWW
H
.)