Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
531
Application DMA Unit—Intel
®
81341 and 81342
5.16.9
Destination Lower Address / P_Destination Lower Address
Register x — DLADRx
For data transfer operations, the Destination Lower Address Register (DLADRx)
contains the lower 32-bits of a 64-bit destination address.
shows the register.
During XOR-transfer operations, this address is the destination address where the XOR
data stream is stored.
For Dual XOR operations, this register contains the lower 32-bits of the 64-bit
Horizontal Destination Address.
For P+Q Update operations, this register contains the lower 32-bits of the 64-bit P
Destination Address.
During Memory Block Fill operations, this address points to the memory block to be
written with the constant value contained in the
“CRC Address/Memory Block Fill Data/
Q_Destination Register x — CARMDQx” on page 529
For a P+Q Transfer, this register is used for the lower 32-bits of the P_Destination.
This register is read-only and is loaded when a basic or full chain descriptor is read
from memory.
Table 324. Destination Lower Address Register / P_Destination Lower Address x —
DLADRx
Bit
Default
Description
31:00
00000000H Destination Lower Address - This 32-bit value is the Destination Lower address, for an XOR operation,
Memory Block Fill operation, and the P_Destination lower 32-bit address for a P+Q operation.
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address
offset
0034H
0234H
0434H
Channel #
0
1
2