Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
405
Messaging Unit—Intel
®
81341 and 81342
Figure 41. PCI Memory Map
Outbound Doorbell Register
Inbound Message Register 0
Inbound Message Register 1
Outbound Message Register 0
Outbound Message Register 1
Inbound Doorbell Register
Inbound Interrupt Status Register
Inbound Interrupt Mask Register
4 Message Registers
0000H
0004H
0008H
000CH
0010H
001CH
0018H
0014H
0020H
0FFCH
1004 Index Registers
reserved
reserved
reserved
reserved
0024H
0028H
002CH
Outbound Interrupt Status Register
Outbound Interrupt Mask Register
Outbound Control and Status Register
2 Doorbell Registers and
0034H
0038H
003CH
0040H
Inbound Queue Port
Outbound Queue Port
reserved
2 Queue Ports
0044H
0048H
004CH
0050H
0030H
4 Interrupt Registers
Intel Xscale® processor
Local Memory
Inbound Control and Status Register
MSI Inbound Message Register
Offsets are relative to the MU Base Address Registers (MUBAR/MUUBAR)
Offset
MSI-X Table
MSI-X PBA
1000H
17FCH
1800H
1FFCH
8 Entries
1 Register
Reserved
Reserved
B6211-01
Note: The MU always claim the entire 8 KBytes of the internal bus address space
relative to the MU Base Address Registers. The 8 KBytes include the MU Registers,
Index Registers, and MSI-X Data Structures. See more detailed descriptions under
Section 311, “MU Base Address Register - MUBAR” on page 81.