60
PCI-X Layout Guidelines
6.4.14
PCI 66 MHz Slot Topology
and
provides routing details for a topology with for an PCI 66 MHz design with
slots.
Trace Length TL3, TL4,
between connectors
0.8” minimum - 1.4” maximum
Trace Length TL_EM1 from
the first PCI connector to the
embedded device.
1.0” minimum - 3.5” maximum
Trace Length TL_AD1,
TL_AD2, TL_AD3 from PCI
connector to the Receiver
0.75” minimum - 1.5” maximum
1.75” minimum - 2.75” maximum
Length Matching
Requirements:
No length matching is required among datalines. For length matching for clocks,
refer clock guidelines
.
Number of vias
Four vias maximum
Table 20.
PCI-X 66 MHz Mixed Mode Routing Recommendations (Sheet 2 of 2)
Figure 29.
PCI 66 MHz Topology
Table 21.
PCI 66 MHz Slot Table (Sheet 1 of 2)
Parameter
Routing Guideline for AD
Bus
Routing Guideline for
Upper AD Bus
Reference Plane
Route over an unbroken ground plane
Breakout
5 mils on 5 mils spacing. Maximum length of the
breakout is 500 mils.
Motherboard Trace Impedance (microstrip and
stripline)
50 Ohms +/- 15%
Add-in card Impedance (microstrip and stripline)
60 Ohms +/- 15%
Stripline Trace Spacing
10 mils, from edge to edge
Microstrip Trace Spacing
15 mils, from edge to edge
Group Spacing
Spacing from other groups: 25 mils minimum
edge-to-edge
Trace Length 1 TL1: From 80331 signal Ball to first
connector
1.0” minimum - 7.0” maximum
1.0” minimum - 7.0”
maximum
Trace Length TL2 between connectors
0.8” minimum - 1.2” maximum
TL1
CONN1
T
L_A
D
1
TL2
CONN2
T
L_A
D
2
AD1
AD2
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...