58
PCI-X Layout Guidelines
6.4.12
PCI-X 66 MHz Embedded Topology
and
provides routing details for a topology with for an embedded PCI-X
66 MHz application.
Trace Length TL_AD1 to
TL_AD4 - from junction to
connector to receiver
0.75” minimum - 1.5” maximum
1.75” minimum - 2.75” maximum
Length Matching
Requirements:
No length matching is required among datalines. For length matching for clocks,
refer clock guidelines
.
Number of vias
Four vias maximum
Table 18.
PCI-X 66 MHz Slot Routing Recommendations (Sheet 2 of 2)
Figure 27.
PCI-X 66 MHz Embedded Routing Topology
Table 19.
PCI-X 66 MHz Embedded Routing Recommendations (Sheet 1 of 2)
Parameter
Routing Guideline for AD Bus
Reference Plane
Route over an unbroken ground plane
Breakout
5 mils on 5 mils spacing. Maximum length of the breakout is 500 mils.
Motherboard Trace
Impedance (microstrip and
stripline)
50 Ohms +/- 15%
Add-in card Impedance
(microstrip and stripline)
60 Ohms +/- 15%
Stripline Trace Spacing
12 mils, from edge to edge
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...