141
JTAG Circuitry for Debug
11.3
System Requirements
In order to successfully invoke a debug session, the JTAG debug unit must be able to control
nTRST and nSRST independently. The nTRST signal allows the debugger to get the TAP
controller in a known state. The nSRST signal allows the debugger to control system/processor
reset in order to download the debug handler via the JTAG interface.
and
are used as examples without reflecting actual signal timings.
Figure 72.
JTAG Signals at Powerup
Figure 73.
JTAG Signals at Debug Startup
A9279-01
nSRST#
TD0
TCK
TMS
TDI
nTRST#
VCC
A9280-01
TD0
TCK
TMS
TDI
nTRST#
VCC
nSRST#
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...