XC886/888CLM
Controller Area Network (MultiCAN) Controller
User’s Manual
15-53
V1.3, 2010-02
MultiCAN, V1.0
The Interrupt Trigger Register ITR allows interrupt requests to be triggered on each
interrupt output line by software.
MITR
Module Interrupt Trigger Register
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
IT
r
w
Field
Bits
Type Description
IT
[7:0]
w
Interrupt Trigger
Writing a 1 to IT[n] (n = 0-7) generates an interrupt
request on interrupt output line CANSRC[n]. Writing a 0
to IT[n] has no effect. Bit field IT is always read as 0.
Multiple interrupt requests can be generated with a
single write operation to MITR by writing a 1 to several
bit positions of IT.
0
[31:8]
r
Reserved
Read as 0; should be written with 0.
*