XC886/888CLM
Serial Interfaces
User’s Manual
12-44
V1.3, 2010-02
Serial Interfaces, V 1.0
12.3.3
Low Power Mode
If the SSC functionality is not required at all, it can be completely disabled by gating off
its clock input for maximal power reduction. This is done by setting bit SSC_DIS in
register PMCON1 as described below. Refer to
clock management.
12.3.4
Register Map
The addresses of the kernel SFRs are listed in
PMCON1
Power Mode Control Register 1
Reset Value: 00
H
7
6
5
4
3
2
1
0
0
CDC_DIS
CAN_DIS
MDU_DIS
T2_DIS
CCU_DIS
SSC_DIS
ADC_DIS
r
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
SSC_DIS
1
rw
SSC Disable Request. Active high.
0
SSC is in normal operation (default).
1
Request to disable the SSC.
0
7
r
Reserved
Returns 0 if read; should be written with 0.
Table 12-8
SFR Address List
Address
Register
A9
H
PISEL
AA
H
CONL
AB
H
CONH
AC
H
TBL
AD
H
RBL
AE
H
BRL
AF
H
BRH
*