Technical Reference Manual
002-29852 Rev. *B
19.5.1.18.11 PASS_SAR_CH_GRP_STAT
Description:
Group status register
Address:
0x40900828
Offset:
0x28
Retention:
Not Retained
IsDeepSleep:
No
Comment:
This register contains the status information required for a coherent read for the AutoSAR
'ADC Channel Group Status Service'
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:3]
GRP
_OVERF
LOW [2:2]
GRP
_CANCE
LLED [1:1]
GRP
_COMPL
ETE [0:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:11]
CH
_OVERFL
OW [10:10]
CH_PULSE
_
COMPLETE
[9:9]
CH
_RANGE_
COMPLETE
[8:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:17]
GRP_BUSY
[16:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0
GRP_COMPLETE
R
W
0
Group acquisition complete.
This is a copy of the INTR.GRP_DONE bit.
1
GRP_CANCELLED
R
W
0
Group Cancelled.
This is a copy of the INTR.GRP_CANCELLED bit.
2
GRP_OVERFLOW
R
W
0
Group Overflow.
This is a copy of the INTR.GRP_OVERFLOW bit.
8
CH_RANGE_COMPLETE R
W
0
Channel Range complete.
This is a copy of the INTR.CH_RANGE bit.
9
CH_PULSE_COMPLETE
R
W
0
Channel Pulse complete.
This is a copy of the INTR.CH_PULSE bit.
10
CH_OVERFLOW
R
W
0
Channel Overflow.
This is a copy of the INTR.CH_OVERFLOW bit.
16
GRP_BUSY
R
W
0
Group acquisition busy.
This is a copy of the TR_PENDING bit of the first
channel of the group.
1121
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers