User Manual
374
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Interrupt System
13.9
Interrupt Priority Registers
Each interrupt node can be individually programmed to one of the 4 priority levels available. The user can set
them in the corresponding
NVIC_IPRx
Register (see Core Chapter).
FNMIOTC
3
w
Overtemperature NMI Flag
This bit is set by hardware and can only be cleared by
software.
As this is a shared NMI source, this flag should be cleared
after checking and clearing the corresponding event flags.
0
B
Interrupt event is not cleared
1
B
Interrupt event is cleared
FNMINVMC
2
w
NVM Operation Complete NMI Flag
This bit is set by hardware and can only be cleared by
software.
0
B
Interrupt event is not cleared
1
B
Interrupt event is cleared
FNMIPLLC
1
w
PLL NMI Flag
This bit is set by hardware and can only be cleared by
software.
0
B
Interrupt event is not cleared
1
B
Interrupt event is cleared
RES
0
r
Reserved
Returns 0 if read; should be written with 0.
Table 191 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000 0000
H
RESET_TYPE_3
Field
Bits
Type
Description