User Manual
110
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
K2DIV
5:4
rwpw
PLL K2-Divider
This is a PASSWD protected bit. When the protection
scheme (see
) is activated (default), this bit
cannot be written directly.
Note:
Depending on VCOSEL, the user has to set the
K2-divider factor large enough to ensure the
PLL output frequency in freerunning mode is
never higher than that specified for the device.
00
B
K2 = 2
01
B
K2 = 3
10
B
K2 = 4
11
B
K2 = 5
CLKREL
3:0
rw
Slow Down Clock Divider for f
CCLK
Generation
This setting is effective only when the device is enabled in
Slow Down Mode.
Note:
f
SYS
is further divided by the NVMCLKFAC factor
to generate f
CCLK
.
0000
B
f
sys
0001
B
f
sys
/2
0010
B
f
sys
/3
0011
B
f
sys
/4
0100
B
f
sys
/8
0101
B
f
sys
/16
0110
B
f
sys
/24
0111
B
f
sys
/32
1000
B
f
sys
/48
1001
B
f
sys
/64
1010
B
f
sys
/96
1011
B
f
sys
/128
1100
B
f
sys
/192
1101
B
f
sys
/256
1110
B
f
sys
/384
1111
B
f
sys
/512
Table 42 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_4
00000100
H
RESET_TYPE_4
Field
Bits
Type
Description