![Infineon OPTIREG TLF30681QVS01 Manual Download Page 78](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183078.webp)
8
State machine
8.1
State machine introduction
The integrated state machine controls operation in different situations.
shows the complete state-
diagram.
describe each state and the transitions.
REACTION ON DETECTED FAULTS in ACTIVE
*: Switched ON by entering the ACTIVE then selectable via SPI
**: ROT will be ACTIVE (pulled high) after the reset delay time has expired
POR
·
Internal Supply
UV, OV
Buck2
OFF
Boost1
OFF
VM1, VM2
OFF
Buck1
OFF
Watchdog
OFF
DISABLED
Buck1
ON
Buck2
ON*
Boost1
ON*
VM1, VM2
ON*
Watchdog
ON*
ACTIVE
Buck1
OFF
Buck2
OFF
Boost1
OFF
VM1, VM2
OFF
REGISTERS
ALL
ROT
ACTIVE**
REGISTERS
EVENTS
ROT
LOW
REGISTERS
NONE
ROT
LOW
Enable event
Timer expired
Buck1
OFF
Buck2
OFF
VM1, VM2
OFF
LOCKED
ROT
LOW
Fault has occured three times
and
DEVCFG0.ENA_CONFIG = 0
Enable
event
SPI: Got
o t
o L
OC
KED
and
DEV
CF
G0.ENA_C
ONFIG
= 0
·
Buck1:
·
Buck2:
·
VM1:
·
IOVDD:
·
Watchdog error counter overflow
·
INIT timer expired
Generate soft reset
(ROT=Low)
Generate hard reset
Move to FAULT State
(ROT = Low)
·
Buck1:
·
Buck2:
·
Boost1:
·
VM1:
·
IOVDD:
·
Monitoring:
·
Bandgap faults
OV, StG, TSD
OV, StG, TSD
OV, StG
OV, StG
OV, StG
TSD
Generate interrupt
·
Boost1:
·
VM2:
·
Watchdog error counter increased
·
Over-temperature warnings
·
Bandgap warnings
·
R1VSx UV warning
Watchdog
OFF
Watchdog
OFF
Boost1
OFF
REGISTERS
EVENTS
UV
UV
UV
UV
UV
OV, UV, StG
FAULT
SPI: Go to DISABLED
and
ENA = LOW
V_R1Vsx
>
6V
Reset delay
Fault delay
(t_fault or t_fault_SD)
Hard reset event
Figure 21
State machine
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
State machine
Datasheet
78
Rev. 1.0
2020-04-08