![Infineon Technologies TC1796 User Manual Download Page 366](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437366.webp)
TC1796
System Units (Vol. 1 of 2)
Program Memory Unit
User’s Manual
7-15
V2.0, 2007-07
PMU, V2.0
7.2.5.1
Reset-to-Read Command
With the one-cycle Reset-to-Read command, the internal command state machine is
reset to its initial state. This command can be issued at any time during a command
sequence.
A running programming or erase operation of a Flash bank is not affected by a Reset-to-
Read command and will be continued and finished. All error flags in the Flash Status
Register FSR are cleared, and an active Page Mode is aborted. The busy state of the
Flash bank (write operation or voltage ramp-up) is not aborted and the busy flags in the
FSR are not affected. A Reset-to-Read command during a command sequence does
not
generate a sequence error (FSR.SQER is not set).
7.2.5.2
Enter Page Mode Command
The Page Mode is entered for a Flash bank with the one-cycle Enter Page Mode
command, indicating that the page assembly buffer is ready to be filled with data for the
related Flash bank in preparation for a subsequent Flash programming operation. The
Page Mode can only be assigned to one of the PFLASH/DFLASH banks by executing
the address/data information shown in
. The width of the page assembly buffer
is 128-byte for DFLASH and 256-byte for PFLASH. Further, the Page Mode can only be
entered if the related Flash bank is not busy (if it does not execute program or erase
operations). However, an erase or program operation can be active in another Flash
bank than the one that is in Page Mode.
When Page Mode is entered, the pointer to the page assembly buffer is set to its first
word location. Its base address has to point to the addressed Flash bank.
An active Page Mode is indicated when bit FSR.PFPAGE (for PFLASH) or
FSR.DFPAGE (for DFLASH) is set.
The Page Mode and the Read Mode are allowed in parallel at the same time and in the
same Flash memory bank. A new Enter Page Mode command during Page Mode aborts
Table 7-5
Reset-to-Read Command
Cycle No.
Address
Data
Cycle 1
A000
5554
H
XXXX XX
F0
H
Table 7-6
Enter Page Mode Command
Cycle No.
PFLASH
DFLASH
Address
Data
Bank Address
Data
Cycle 1
A000
5554
H
XXXX XX
50
H
DB0
AFE0
5554
H
XXXX XX
5D
H
DB1
AFE1
5554
H
XXXX XX
5D
H