TC1784
On-Chip System Buses and Bus Bridges
User´s Manual
4-33
V1.1, 2011-05
Buses, V1.9
4.6.3.3
Grant Triggers
The signal status debug trigger event conditions are defined via the registers
SBCU_DBGRNT and SBCU_DBCNTL. Depending on the configuration of these
registers, any combination of FPI Bus master trigger events can be configured. Only the
enabled masters in the SBCU_DBGRNT register are of interest for the grant debug
trigger event condition. The grant debug trigger event condition can be enabled/disabled
via bit SBCU_DBCNTL.ONG (see
).
Figure 4-10 Grant Trigger Generation
MCA06116
Grant
Trigger
≥
1
SBCU_DBGRNT
DMA
M
LFI
DMA
L
&
&
&
&
&
PCP
DMA
H
&
SBCU_DBCNTL
ONG
DMA is granted as bus
master, low priority
LFI Bridge is granted as
bus master
DMA is granted as bus
master, medium priority
PCP is granted as bus
master
DMA is granted as
bus master, high priority
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...