![Infineon Technologies TC1784 User Manual Download Page 157](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446157.webp)
TC1784
CPU Subsystem
User´s Manual
2-67
V1.1, 2011-05
CPU, V3.03
2.13.2
Load-Store Pipeline Instructions
This section summarizes the Load-Store Pipeline instructions.
2.13.2.1 Address Arithmetic Timing
Each instruction is single issued.
Table 14
Address Arithmetic Instruction Timing
Instruction
Result
Latency
Repeat
Rate
Instruction
Result
Latency
Repeat
Rate
Load Store Arithmetic Instructions
ADD.A
1
1
GE.A
1
1
ADDIH.A
1
1
LT.A
1
1
ADDSC.A
1
1
NE.A
1
1
ADDSC.AT
1
1
NEZ.A
1
1
EQ.A
1
1
SUB.A
1
1
EQZ.A
1
1
NOP
1
1
Trap and Interrupt Instructions
DEBUG
–
1
TRAPSV
1)
1) Execution cycles when no TRAP is taken. The execution timing in the case of raising these TRAPs is the same
as other TRAPs such as SYSCALL.
–
1
DISABLE
–
1
TRAPV
–
1
ENABLE
–
1
RSTV
–
1
Move Instructions
MFCR
1
1
MOV.A
1
1
MTCR
–
1
MOV.AA
1
1
MOVH.A
1
1
MOV.D
1
1
Sync Instructions
DSYNC
2)
2) Repeat rate assumes that no shadow register writeback is pending, otherwise the repeat rate will depend upon
the time for all delayed memory operation to occur.
–
1
ISYNC
3)
3) Repeat rate assumes that code refetch takes a single cycle.
–
1
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...