13. I2C Registers > Register Descriptions
456
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
13.2.20
Externally Visible I
2
C Enable Register
Any bit set in this register will enable the equivalent bit in the
to set the ALERT_FLAG. These enables do not affect whether events are set in the global status
register, only whether the asserted events are allowed to set the ALERT_FLAG when changing from 0
to 1. If an event is already asserted in the status when the related enable is changed from 0 to 1, this is
equivalent to the event asserting, and the ALERT_FLAG will be set.
This register is R/W from either the register bus or from the I
2
C bus through the slave interface. If the
register is written by both at the same time, the register bus interface will take precedence.
This register corresponds to the I
2
C peripheral addresses 0x84 through 0x87.
Register name: EXI2C_STAT_ENABLE
Reset value: 0xFFFF_FFFF
Register offset: 0x1D284
Bits
0
1
2
3
4
5
6
7
00:07
RESET
SW_
STAT2
SW_
STAT1
SW_
STAT0
OMBW
IMBR
I2C
TEA
08:15
RCS
MCS
Reserved
LOGICAL
MC_LAT
MCE
16:23
PORT15
PORT14
PORT13
PORT12
PORT11
PORT10
PORT9
PORT8
24:31
PORT7
PORT6
PORT5
PORT4
PORT3
PORT2
PORT1
PORT0
Bits
Name
Description
Type
Reset
Value
0
RESET
Enable RESET Alert Response
0 = Status asserted will not enable setting ALERT_FLAG
1 = Status asserted will enable setting ALERT_FLAG
R/W
1
1
SW_STAT2
Enable SW_STAT2 Alert Response
0 = Status asserted will not enable setting ALERT_FLAG
1 = Status asserted will enable setting ALERT_FLAG
R/W
1
2
SW_STAT1
Enable SW_STAT1 Alert Response
0 = Status asserted will not enable setting ALERT_FLAG
1 = Status asserted will enable setting ALERT_FLAG
R/W
1
3
SW_STAT0
Enable SW_STAT0 Alert Response
0 = Status asserted will not enable setting ALERT_FLAG
1 = Status asserted will enable setting ALERT_FLAG
R/W
1
4
OMBW
Enable Outgoing Mailbox Written
0 = Status asserted will not enable setting ALERT_FLAG
1 = Status asserted will enable setting ALERT_FLAG
R/W
1