13. I2C Registers > Register Descriptions
448
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
13.2.17
Externally Visible I
2
C Slave Access Status Register
This register provides status indications to an external I
2
C master. It is read-only from both the register
bus and the I
2
C bus through the slave interface. This register corresponds to the I
2
C peripheral
addresses 0x20 through 0x23.
Note
: This register is affected by a reset controlled by the
. All status will be
cleared.
Register name: EXI2C_ACC_STAT
Reset value: 0x0000_0000
Register offset: 0x1D220
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
08:15
Reserved
16:23
Reserved
24:31
ACC_OK
Reserved
OMB_
FLAG
IMB_
FLAG
Reserved
ALERT_
FLAG
Bits
Name
Description
Type
Reset
Value
00:23
Reserved
Reserved
R
0x00_0000
24
ACC_OK
Internal Register Access OK
0 = No access, or access in progress
1 = Access was successful
This bit is set when a slave access successfully reads or
writes data to an internal register through the
C Internal Write Data Register”
or
C Internal Read Data Register”
. Reading this bit
returns the last status of the bit. If read through the slave
interface (through peripheral address 0x20), the bit is then
cleared to 0. The bit is not cleared to 0 when read by a host
or indirectly through the EXI2C_REG_RADDR /
EXI2C_REG_RDATA function.
R
0
25:27
Reserved
Reserved
R
000