12. Serial RapidIO Registers > IDT-Specific Performance Registers
349
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.9.9
RapidIO Port x Performance Statistics Counter 5 Register
This register is used to collect performance statistics. These counters provide the means of
accumulating statistics for the purposes of performance monitoring measurements: throughput and
latency.
The PS5_CTR counter collects performance statistics information based on the configuration fields
specified in the SPx_PSy_CTRL1 (
“RapidIO Port x Performance Statistics Counter 4 and 5 Control
The PS5_CTR counter value is writable for testing purposes. This counter saturates when it reaches its
maximum value 0xFFFFFFFF and is cleared on a read. The PS5_CTR is enabled, when
PS5_PRIO[0..3] value in the
“RapidIO Port x Performance Statistics Counter 4 and 5 Control
is configured to a value other than 0.
Register name: SP{0..15}_PSC5
Reset value: 0x0000_0000
Register offset: 13054, 13154, 13254, 13354, 13454,
13554, 13654, 13754, 13854, 13954, 13A54,
13B54, 13C54, 13D54, 13E54, 13F54
Bits
0
1
2
3
4
5
6
7
00:7
PS5_CTR
8:15
PS5_CTR
16:23
PS5_CTR
24:31
PS5_CTR
Bits
Name
Description
Type
Reset
Value
0:31
PS5_CTR
This counter is used to collect performance statistics based on the
configurations specified through the
Statistics Counter 4 and 5 Control Register” on page 340
A read clears this register.
R/W
0