10. Reset, Clocking, and Initialization
117
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
The clock speed of the PCI/X bus is determined by the settings of PCI_PCIXCAP, PCI_SEL100, and
PCI_M66EN as described in
. The clock speed and bus mode can be overwritten by setting the
appropriate bits in the
“PCI Miscellaneous Clock Straps Register”
.
Table 29: Master Mode and Clock Rate
Mode and Bus Rate
PCI_PCIXCAP
PCI_SEL100
PCI_M66EN
PCI 25 MHz
GND
1
0
PCI 33 MHz
GND
0
0
PCI 50 MHz
GND
1
1
PCI 66 MHz
GND
0
1
PCI-X 50 MHz
10K to ground
1
1
PCI-X 66 MHz
10K to ground
0
1
PCI-X 100 MHz
High
1
1
PCI-X 133 MHz
High
0
1
Table 30: Master Mode External Clock Compensation
Mode
PWRUP_CLK_MST
PWRUP_EXT_CLK_SEL
Master with external clock compensation
1
1
Master without external clock compensation
1
0
Summary of Contents for TSI384
Page 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Page 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Page 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...