14. Register Descriptions > Register Map
139
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14.3.13
PCI Bridge Control and Interrupt Register
Register name: PCI_MISC2
Reset value: 0x0000_00FF
Register offset: 0x03C
Bits
7
6
5
4
3
2
1
0
31:24
Reserved
DISCARD
_SERR
DISCARD_
STAT
DISCARD2
DISCARD1
23:16
S_FPTP_
EN
S_RESET
MA_ERR
VGA_
16BIT_EN
VGA_EN
ISA_EN
SERR_EN
S_
PERESP
15:08
INT_PIN
07:00
INT_LINE
Bits
Name
Description
Type
Reset value
31:28
Reserved
Reserved
R
0x0
27
DISCARD_SERR
Discard Timer SERR# Enable
This bit only applies in PCI mode. It enables the PEB383 to
generate either an ERR_NONFATAL (by default) or
ERR_FATAL transaction on the PCIe Interface when the
Secondary Discard Timer expires and a Delayed
Transaction is discarded from a queue in the bridge. The
severity is selectable only if Advanced Error Reporting is
supported.
0 = Do not generate ERR_NONFATAL or ERR_FATAL on
the PCIe Interface as a result of the expiration of the
Secondary Discard Timer. Note that an error message
can still be sent if Advanced Error Reporting is
supported and the Delayed Transaction Discard Timer
Expired Mask bit is clear.
1 = Generate ERR_NONFATAL or ERR_FATAL on the PCIe
Interface if the Secondary Discard Timer expires and a
Delayed Transaction is discarded from a queue in the
bridge.
R/W
0
26
DISCARD_STAT
Discard Timer Status
It is set to 1 when the Secondary Discard Timer expires and
a Delayed Completion is discarded from a queue in the
bridge.
0 = No discard timer error
1 = Discard timer error
R/W1C
0