GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
13
8.2
ACX FPGA HP Logic Analyzer Mictor Connector
Signal
HC1 Pin No.
ACX FPGA Pin No.
No Connection
1
No Connection
2
No Connection
3
No Connection
4
HP0_SIG0 5
C7
HP0_SIG1 6
C8
HP0_SIG2 7
C13
HP0_SIG3 8
C14
HP0_SIG4 9
C16
HP0_SIG5 10
C15
HP0_SIG6 11
D9
HP0_SIG7 12
C9
HP0_SIG8 13
C11
HP0_SIG9 14
C12
HP0_SIG10 15
D12
HP0_SIG11 16
D13
HP0_SIG12 17
D10
HP0_SIG13 18
D11
HP0_SIG14 19
E8
HP0_SIG15 20
E9
HP0_SIG16 21
E13
HP0_SIG17 22
E14
HP0_SIG18 23
F14
HP0_SIG19 24
F13
HP0_SIG20 25
G12
HP0_SIG21 26
G13
HP0_SIG22 27
F15
HP0_SIG23 28
G15
HP0_SIG24 29
G16
HP0_SIG25 30
G17
HP0_SIG26 31
F16
HP0_SIG27 32
F17
HP0_SIG28 33
E11
HP0_SIG29 34
E10
HP0_SIG30 35
F10
HP0_SIG31 36
G9
HP0_SIG32 37
G10
HP0_SIG33 38
G11
DGND 39
No
Connection
DGND 40
No
Connection
DGND 41
No
Connection
DGND 42
No
Connection
DGND 43
No
Connection
8.2.1.1
ACX FPGA (U10) to HC1 Interconnection Table