6 Configuration Mode Introduction
6.5 MSPI
UG290-2.5.2E
66(98)
6.5.2
Connection Diagram for MSPI Configuration Mode
The MSPI external Flash interface is shown in Figure 6-42.
Figure 6-42 Connection Diagram for MSPI Configuration Mode
FPGA
FASTRD_N
MCLK
MCS_N
MI
MO
SPI Flash
CLK
CS_N
DOUT
DIN
Note!
The figure above shows the minimum system diagram for the MSPI MODE. The value of
the MSPI MODE is "010" (GW1N(R)) and “000” (GW2A(R)). The other fixed pins are
shown in Figure 6-1. The FASTRD_N pin can remain floating in MSPI mode if the clock
frequency is less than 30 MHz.
External Flash programming via the FPGA using JTAG is shown in
Figure 6-43. The connection diagram for programming external Flash via
the SSPI interface is shown in Figure 6-38.
Figure 6-43 Connection Diagram of JTAG Programming External Flash
FPGA
TDI MCLK
TCK MCS_N
TMS MI
TDO MO
JTAG PORT
Flash
CLK
CS_N
DOUT
DIN
4
.7
K
Note!
The figure above shows the minimum system diagram of programming external Flash via
JTAG. The connection for the other fixed pins is shown in Figure 6-1.
4
.7
K