3 Development Board Circuit
3.10 Ethernet
DBUG359-1.2E
24(27)
Signal Name
Pin No.
BANK
Description
I/O
PHY1_TXD1
63
4
RGMII/MII transmitter data
3.3V
PHY1_TXD2
64
4
RGMII/MII transmitter data
3.3V
PHY1_TXD3
65
4
RGMII/MII transmitter data
3.3V
PHY1_TXEN
66
4
RGMII/MII transmitting enable
3.3V
PHY1_RXC
67
4
RGMII/MII receive clock
3.3V
PHY1_RXD0
68
4
RGMII/MII receive data
3.3V
PHY1_RXD1
69
4
RGMII/MII receive data
3.3V
PHY1_RXD2
70
4
RGMII/MII receive data
3.3V
PHY1_RXD3
71
4
RGMII/MII receive data
3.3V
PHY1_RXDV
72
4
RGMII/MII receive enable
3.3V
Table 3-16 Ethernet2 Pinout
Signal Name
Pin No.
BANK
Description
I/O
PHY_MDC
45
5
PHY2 management interface clock
3.3V
PHY_MDIO
46
5
PHY2 management interface data
3.3V
PHY2_GTCLK
47
5
RGMII/MII transmitter clock
3.3V
PHY2_TXD0
48
5
RGMII/MII transmitter data
3.3V
PHY2_TXD1
49
5
RGMII/MII transmitter data
3.3V
PHY2_TXD2
50
5
RGMII/MII transmitter data
3.3V
PHY2_TXD3
51
5
RGMII/MII transmitter data
3.3V
PHY2_TXEN
52
5
RGMII/MII transmitting enable
3.3V
PHY2_RXC
54
5
RGMII/MII receive clock
3.3V
PHY2_RXD0
56
4
RGMII/MII receive data
3.3V
PHY2_RXD1
57
4
RGMII/MII receive data
3.3V
PHY2_RXD2
58
4
RGMII/MII receive data
3.3V
PHY2_RXD3
59
4
RGMII/MII receive data
3.3V
PHY2_RXDV
60
4
RGMII/MII receive enable
3.3V
Summary of Contents for DK START GW2AR18 V1.1
Page 1: ...DK_START_GW2AR18_V1 1 User Guide DBUG359 1 2E 09 03 2021 ...
Page 35: ......