background image

2.1

Configuring Console Speed

The address of the UART registers is fixed in the internal circuitry of the R65X1Q and cannot be
changed. The UART bitrate is divided from the main system clock using one of the onboard counters.
ROM images provided by Glitch Works, LLC use SW2 positions 3 and 4 to select the bitrate used for
the ROM monitor or other startup routines. The following table describes the possible configurations
available:

SW2-3

SW2-4

Clock

Console UART Speed

OFF

OFF

1 MHz

4800 bps

OFF

ON

1 MHz

2400 bps

ON

OFF

1 MHz

1200 bps

ON

ON

1 MHz

300 bps

OFF

OFF

2 MHz

9600 bps

OFF

ON

2 MHz

4800 bps

ON

OFF

2 MHz

2400 bps

ON

ON

2 MHz

600 bps

Note that while it is possible to set a division ratio for 9600 bps at 1 MHz (19200 bps at 2 MHz),

this

division ratio will produce a bitrate clock with excessive deviation from standard frequencies

. Many

terminals and other serial-connected devices will have problems with the error introduced at these
bitrates; therefore, the SBC does not provide a user-configurable way to select them.

If a 9600 bps console UART speed is required, it is recommended that a 2 MHz system clock be
used. While Rockwell only specs the A suffix R6501AQ and R6511AQ for 2 MHz operation, internal
testing has shown good results with running non-A parts at 2 MHz. Operation is of course only
guaranteed at Rockwell’s published speeds.

Some serial equipment does not support operation at 4800 bps or operates unreliably at this speed.
If you’re experiencing problems with console output at 4800 bps, try selecting 2400 bps.

2.2

ROM Options

The R65X1Q SBC ROM occupies addresses

0xF000 - 0xFFFF

. ROM is addressed in 4K pages, with

page control via Port C bits 0 through 2. Page control bits are set to

0x03

at reset and power-on.

Port C bit 3 controls ROM enable; when set, ROM is enabled, when cleared, ROM is disabled. This
bit is set at reset and power-on to allow ROM booting.

2.3

Processor Selection

Resistors R1 - R3 and R6 are installed only for R6511Q and R6511AQ processors, and are unnecessary
for R6501Q and R6501AQ processors. These resistors provide pull-ups to I/O lines used on the
SBC.

System clock frequency is determined by crystal Y1 and the internal division ratio of the R65X1Q
processor. Consult the R6500 family datasheet for the processor in use to determine crystal frequency
requirements.

3

Summary of Contents for GW-R65X1QSBC-1

Page 1: ...11Q SBC GW R65X1QSBC 1 User s Manual and Assembly Guide Revision 2 2020 10 03 c 2020 Glitch Works LLC http www glitchwrks com This manual is licensed under a Creative Commons Attribution NonCommercial...

Page 2: ...6 3 3 Insert Socketed ICs 6 3 4 Assemble Console Cable 7 3 5 Optional Glitchbus Expansion 7 4 Initial Checkout and Testing 8 4 1 Troubleshooting 8 4 2 Repair and Service 8 5 Technical Notes 9 5 1 Por...

Page 3: ...r the storage of file records in ROM These records can be loaded from the monitor or automatically selected by option switches on reset power up This also allows for in board updates without overwriti...

Page 4: ...speed is required it is recommended that a 2 MHz system clock be used While Rockwell only specs the A suffix R6501AQ and R6511AQ for 2 MHz operation internal testing has shown good results with runni...

Page 5: ...e or below the SBC using PC 104 style stacking headers The R65X1Q SBC can also be used with right angle headers and a Glitchbus backplane The Glitchbus includes signals for separate memory and I O add...

Page 6: ...com adafruit guide excellent soldering 3 1 Assembling the R65X1Q SBC If you purchased a full Glitch Works parts kit we recommend completing all assembly sections since extra features can be disabled a...

Page 7: ...essors due to the force required for insertion and removal Note that QUIP package processors have a big notch at both ends and a smaller off center notch to indicate pin 1 Install 33 F 35 V capacitor...

Page 8: ...ins for software control Consult the schematic for more information A serial light box will help debug potential serial wiring problems we highly recommend the addition of a light box to your toolkit...

Page 9: ...ng If your R65X1Q SBC fails to come up recheck all solder joints for cold joints bridges or missed pins this is by far the most common problem we ve observed during assembly workshops Recheck con figu...

Page 10: ...lable at 0xF000 These bits are set on reset so that the last page of ROM is available for booting Writing to these bits immediately changes the ROM page Port C provides readback of these bits Bit 3 en...

Page 11: ...Glitch Works software to select the ROMFS record to load into memory at reset PA4 PA5 are used by Glitch Works software to set the console UART bitrate as described in Section 2 1 Configuring Console...

Page 12: ...1 ROM Compatibility The ROM socket at U2 is compatible with JEDEC standard 32K x 8 static RAM Ferroelectric RAM FeRAM and 28C256 EEPROMs It may not be compatible with some manufacturers UV EPROMs such...

Page 13: ...ve 1x 4 MHz crystal 1x Rockwell R6501Q CPU 1x 28C256 EEPROM preloaded with R65X1Q SBC firmware 1x JEDEC 62256 type 32K x 8 static RAM 1x 74LS04 hex inverter 1x 74LS10 triple 3 input NAND gate 1x 74LS2...

Page 14: ...parts list may be shipped as a 7404 74S04 74F04 74LS04 74ALS04 or 74HCT04 All 4 7 k resistors on the GW R65X1QSBC 1 are pull up or pull down resistors and may be any value from 2 2 k to 10 k even thou...

Page 15: ......

Page 16: ...CE 20 A10 21 OE 22 A11 23 A9 24 A8 25 A13 26 WE 27 A7 3 A6 4 A5 5 A4 6 A3 7 A2 8 A1 9 U2 32K ROM A7 A6 A5 A4 A3 A2 A1 A0 RPA0 A11 A10 A9 A8 RPA2 RPA1 D0 D2 D4 D6 D1 D3 D5 D7 C11 22p C10 22p GND GND 1...

Reviews: