GD32W51x User Manual
520
Mode Selection
Source Selection
Polarity Selection
Filter and Prescaler
Figure 17-50. Pause m ode
TIMER_CK
CEN
CNT_REG
5E
5F
60
61
62
CI0
TRGIF
CI0FE0
63
Exam 3
Event m ode
The counter w ill start
to count w hen a rising
edge of trigger input
comes.
TRGS[2:0] =3’b111
ETIFP is selected.
ETP = 0, the polarity
of ETI does not
change.
ETPSC = 1, ETI is
divided by 2.
ETFC = 0, ETI does
not filter.
Figure 17-51. Event m ode
TIMER_CK
CNT_REG
5E
5F
60
61
ETI
TRGIF
ETIFP
Single pulse mode
Single pulse mode is opposite to the repetitive mode, which can be enabled by setting SPM
in TIMERx_CTL0. When you set SPM, the counter will be clear and stop when the next update
event automatically. In order to get pulse waveform, you can set the TIMERx to PWM mode
or compare by CHxCOMCTL.
Once the timer is set to operate in the single pulse mode, it is not necessary to set the timer
enable bit CEN in the TIMERx_CTL0 register to 1 to enable the counter. The trigger to
generate a pulse can be sourced from the trigger signals edge or by setting the CEN bit to 1
using software. Setting the CEN bit to 1 or a trigger from the trigger signals edge can generate
a pulse and then keep the CEN bit at a high state until the update event occurs or the CEN
bit is written to 0 by software. If the CEN bit is cleared to 0 using software, the counter will be
stopped and its value held. If the CEN bit is automatically cleared to 0 by a hardware update
event, the counter will be reinitialized.