GD32W51x User Manual
380
14.5.6.
Inserted channel data offset register x (ADC_IOFFx) (x=0..3)
Address offset: 0x14 + 0x04 * x (x=0..3)
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IOFF [11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
IOFF[11:0]
Data offset for inserted channel x.
These bits w ill be subtracted from the raw converted data w hen converting inserted
channels. The conversion result can be read from the ADC_IDATAx registers.
14.5.7.
Watchdog high threshold register (ADC_WDHT)
Address offset: 0x24
Reset value: 0x0000 0FFF
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WDHT [11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDHT[11:0]
Analog w atchdog high threshold
These bits define the high threshold for the analog w atchdog.
14.5.8.
Watchdog low threshold register (ADC_WDLT)
Address offset: 0x28