GD32W51x User Manual
250
…
1111: AF15 selected
8.5.11.
Bit clear register (GPIOx_BC, x=A..C)
Address offset: 0x28
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)/half-word(16-bit)/byte(8-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CR15
CR14
CR13
CR12
CR11
CR10
CR9
CR8
CR7
CR6
CR5
CR4
CR3
CR2
CR1
CR0
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
CRy
Pin Clear bit y(y=0..15)
These bits are set and cleared by softw are
0: No action on the corresponding OCTLy bit
1: Clear the corresponding OCTLy bit
8.5.12.
Port bit toggle register (GPIOx_TG, x=A..C)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)/half-word(16-bit)/byte(8-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TG15
TG14
TG13
TG12
TG11
TG10
TG9
TG8
TG7
TG6
TG5
TG4
TG3
TG2
TG1
TG0
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
TGy
Pin toggle bit y(y=0..15)
These bits are set and cleared by softw are.
0: No action on the corresponding OCTLy bit