GD32W51x User Manual
150
16
RFSEC
RF security
When set, the bits of PMU_RFCTL register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
15:12
Reserved
Must be kept at reset value.
11
LPSSEC
Wi-Fi_sleep and SRAM_sleep mode security
When set, the bits of PMU_CTL1 register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
10
DBPSEC
Backup Domain w rite access security
When set, BKPWEN bit in PMU_CTL0 register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
9
VDMSEC
Voltage detection and monitoring security
When set, LVDEN, LVDT[2:0], VLVDEN bits in PMU_CTL0 register are secure.
A
non-secure read / w rite access on secured bits is RAZ / WI.
8
LPMSEC
Low -pow er mode security
When set, LDOLP, STBMOD, WURST, STBRST bits in PMU_CTL0 register are
secure. A non-secure read / w rite access on secured bits is RAZ / WI.
7:4
Reserved
Must be kept at reset value.
3
WUP3SEC
WKUP pin 3 security
When set, WUPEN3 bit in PMU_CS0 register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
2
WUP2SEC
WKUP pin 2 security
When set, WUPEN2 bit in PMU_CS0 register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
1
WUP1SEC
WKUP pin 1 security
When set, WUPEN1 bit in PMU_CS0 register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
0
WUP0SEC
WKUP pin 0 security
When set, WUPEN0 bit in PMU_CS0 register is secure. A non-secure read / w rite
access on secured bits is RAZ / WI.
5.4.7.
Privilege configuration register (PMU_PRICFG)
Address offset: 0x34
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
This register can be read by both privileged and unprivileged access. When TZEN = 1, and
at least one bit in PMU_SECCFG register is set, this register can be read by both secure and
non-secure access, and only secure write access is allowed.
This register can be accessed by half-word (16-bit) or word (32-bit).