GD32VF103 User Manual
123
USART1_RX /PA3, USART1_CK/PA4)
1:
Remap
(USART1_CTS/PD3,
USART1_RTS/PD4,USART1_TX/PD5,
USART1_RX /PD6, USART1_CK/PD7)
2
USART0_REMAP
USART0 remapping
This bit is set and cleared by software
0: No remap (USART0_TX/PA9, USART0_RX /PA10)
1: Remap (USART0_TX/PB6, USART0_RX /PB7)
1
I2C0_REMAP
I2C0 remapping
This bit is set and cleared by software
0: No remap (I2C0_SCL/PB6, I2C0_SDA /PB7)
1: Remap (I2C0_SCL/PB8, I2C0_SDA /PB9)
0
SPI0_REMAP
SPI0 remapping
This bit is set and cleared by software
0: No remap (SPI0_NSS/PA4, SPI0_SCK /PA5, SPI0_MISO /PA6, SPI0_MOSI
/PA7)
1: Remap (SPI0_NSS/PA15, SPI0_SCK /PB3, SPI0_MISO /PB4, SPI0_MOSI
/PB5)
7.5.10.
EXTI sources selection register 0 (AFIO_EXTISS0)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EXTI3_SS[3:0]
EXTI2_SS[3:0]
EXTI1_SS[3:0]
EXTI0_SS[3:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:12
EXTI3_SS [3:0]
EXTI 3 sources selection
0000: PA3 pin
0001: PB3 pin
0010: PC3 pin
0011: PD3 pin
0100: PE3 pin
Other configurations are reserved.
11:8
EXTI2_SS [3:0]
EXTI 2 sources selection