
GD32L23x User Manual
187
Trigger input identification
TID[4:0]
Source
5
EXTI_5
6
EXTI_6
7
EXTI_7
8
EXTI_8
9
EXTI_9
10
EXTI_10
11
EXTI_11
12
EXTI_12
13
EXTI_13
14
EXTI_14
15
EXTI_15
16
Evt0_out
17
Evt1_out
18
Evt2_out
19
Evt3_out
20
Reserved
21
Reserved
22
TIMER11_CH0_O
23
Reserved
Synchronization input mapping
The synchronization input is selected by SYNCID[4:0] bits in the DMAMUX_RM_CHxCFG
register, the sources can refer to
Table 11-4. Synchronization input mapping
Table 11-4. Synchronization input mapping
Synchronization input
identification
SYNCID[4:0]
Source
0
EXTI_0
1
EXTI_1
2
EXTI_2
3
EXTI_3
4
EXTI_4
5
EXTI_5
6
EXTI_6
7
EXTI_7
8
EXTI_8
9
EXTI_9
10
EXTI_10
11
EXTI_11
12
EXTI_12