
GD32F403xx User Manual
346
16.3.3.
Block diagram
Figure 16-45. General level1 timer block diagram
provides details on the internal
conf iguration of the general level1 timer.
Figure 16-45. General level1 timer block diagram
Input Logic
Synchronizer&Filter
&Edge Detector
Edge selector
Prescaler
Trigger processor
Trigger Selector&Counter
Counter
TIMERx_CHxCV
Register /Interrupt
Register set and update
Interrupt collector and
controller
APB BUS
CK_TIMER
CH0_IN
CH1_IN
CI0
ITI0
ITI1
ITI2
ITI3
CAR
Output Logic
generation of outputs signals in
compare, PWM,and mixed modes
according to initialization, software
output mask, and polarity control
CH0_O
TIMERx_TRGO
Interrupt
CH1_O
Update
Trigger
Cap/Com
CI1
PSC
PSC_CLK
TIMER_CK